Lavoisier S.A.S.
14 rue de Provigny
94236 Cachan cedex
FRANCE

Heures d'ouverture 08h30-12h30/13h30-17h30
Tél.: +33 (0)1 47 40 67 00
Fax: +33 (0)1 47 40 67 02


Url canonique : www.lavoisier.fr/livre/informatique/digital-system-designs-et-practices-using-verilog-hdl-et-fpgas/lin/descriptif_1351252
Url courte ou permalien : www.lavoisier.fr/livre/notice.asp?ouvrage=1351252

Digital system designs & practices: using Verilog HDL & FPGAs

Langue : Anglais

Auteur :

Couverture de l’ouvrage Digital system designs & practices: using Verilog HDL & FPGAs
System-on-a-chip (SoC) has become an essential technique to lower product costs and maximize power efficiency, particularly as the mobility and size requirements of electronics continues to grow. It has therefore become increasingly important for electrical engineers to develop a strong understanding of the key stages of hardware description language (HDL) design flow based on cell-based libraries or field-programmable gate array (FPGA) devices. Honed and revised through years of classroom use, Lin focuses on developing, verifying, and synthesizing designs of practical digital systems using the most widely used hardware description Language: Verilog HDL. Explains how to perform synthesis and verification to achieve optimized synthesis results and compiler times. Offers complete coverage of Verilog syntax . Illustrates the entire design and verification flow using an FPGA case study. Presents real-world design examples such as LED and LCD displays, GPIO, UART, timers, and CPUs. Emphasizes design/implementation tradeoff options, with coverage of ASICs and FPGAs. Provides an introduction to design for testability. Gives readers deeper understanding by using problems and review questions in each chapter. Comes with downloadable Verilog HDL source code for most examples in the text. Includes presentation slides of all book figures for student reference. Digital System Designs and Practices Using Verilog HDL and FPGAs is an ideal textbook for either fundamental or advanced digital design courses beyond the digital logic design level. Design engineers who want to become more proficient users of Verilog HDL as well as design FPGAs with greater speed and accuracy will find this book indispensable.
Chapter 1: Introduction.

Chapter 2: Structural Modeling.

Chapter 3: Dataflow Modeling.

Chapter 4: Behavioral Modeling.

Chapter 5: Tasks, Functions, and UDPs.

Chapter 6: Hierarchical Structural Modeling.

Chapter 7: Advanced Modeling Techniques.

Chapter 8: Combinational Logic Modules.

Chapter 9: Sequential Logic Modules.

Chapter 10: Design Options of Digital Systems.

Chapter 11: System Design Methodology.

Chapter 12: Synthesis.

Chapter 13: Verification.

Chapter 14: Arithmetic Modules.

Chapter 15: Design Examples.

Chapter 16: Design for Testability.

Advanced undergraduate and graduate students as well as design engineers

Date de parution :

Ouvrage de 672 p.

Sous réserve de disponibilité chez l'éditeur.

Prix indicatif 131,29 €

Ajouter au panier

Thèmes de Digital system designs & practices: using Verilog HDL &... :

Ces ouvrages sont susceptibles de vous intéresser